Request Quote













Request Quote


74LV74D,118 | NEXPERIA

Download the free Library Loader to convert this file for your ECAD Tool.

Learn more about ECAD Model here.

NEXPERIA 74LV74D,118

74LV Series 5.5 V Dual D Type Flip Flop Positive Edge Trigger - SOIC-14


Ordering Info

In Stock: 0

MOQ: 2500

Package Quantity: 2500

HTS Code: 8542.39.00

ECCN: EAR99

COO: CN

Subject to tariff fees.

Quantity Cost
2500 -

Electrical Characteristics

Family LV/LV-A/LVX/H
JESD-30 Code R-PDSO-G14
JESD-609 Code e4
Length 8.65
Logic IC Type D FLIP-FLOP
Moisture Sensitivity Level 1
Number of Bits 1
Number of Functions 2
Number of Terminals 14
Operating Temperature-Max 125
Operating Temperature-Min -40
Output Polarity COMPLEMENTARY
Package Body Material PLASTIC/EPOXY
Package Code SOP
Package Shape RECTANGULAR
Package Style SMALL OUTLINE
Peak Reflow Temperature (Cel) 260
Propagation Delay (tpd) 33
Seated Height-Max 1.75
Supply Voltage-Max (Vsup) 5.5
Supply Voltage-Min (Vsup) 1
Supply Voltage-Nom (Vsup) 3.3
Surface Mount YES
Technology CMOS
Temperature Grade AUTOMOTIVE
Terminal Finish Nickel/Palladium/Gold (Ni/Pd/Au)
Terminal Form GULL WING
Terminal Pitch 1.27
Terminal Position DUAL
Time@Peak Reflow Temperature-Max (s) 30
Trigger Type POSITIVE EDGE
Width 3.9
fmax-Min 48